# Mini Project-2B: FPGA Design Project Review 1 (Semester VI)



#### **Vivekanand Education Society's Institute of Technology**

#### **Electronics and Telecommunication Engineering**

Name of Supervisor: Dr.(Mrs.) Saylee Gharge

### Implementation and Analysis of 16 x 16 Vedic Multiplier

#### **Group Name: Team Tech - Quartet**

| Shrutika Saket Patel       | 51 | D14B |
|----------------------------|----|------|
| 2. Nidhi Roshan Mundhada   | 46 | D14B |
| 3. Aditi Kishor Patil      | 52 | D14B |
| 4. Vaishnavi Harish Shetty | 62 | D14B |

### **Contents**

- Problem Statement
- Literature Survey
- Competition in the market & Research Gap Algorithm for Proposed System
- Proposed Solution
- Tools and FPGA used
- Algorithm and Block Diagram of Proposed System
- Software implementation
- Hardware implementation
- Comparison Table
- Time Chart
- Conclusion
- References

### **Problem Statement**

- To design, implement and analyze 16 x 16 Vedic Multiplier using Urdhva -Tiryagbhyam Veda.
- Urdhva -Tiryagbhyam Veda means "Vertical and crosswise technique".
- In conventional multipliers number of partial products to be added is the main parameter that determines the performance of the multiplier. In conventional method, partial products are summated only after every partial product is obtained. Whereas, in Vedic technique, partial products are obtained vertically and simultaneously once all the elements of a column are obtained, respective partial products are added. Hence, leads to advancement in speed over the conventional method.

# **Literature Survey**

| Sr.<br>No. | Title of<br>Technical paper                                                       | Name of<br>Author                                                             | Year of<br>public-<br>cation | Name of<br>Journal                                               | Methodology                                                                                                                                                                                     | Results                                                                                                                                                                  | Drawbacks/<br>limitations                                                                                                                                          |
|------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.         | FPGA Implementation of high speed 8- bit Vedic multiplier using barrel shifter.   | Pavan<br>Kumar<br>U.C.S,<br>Saiprasad<br>Goud A,<br>A.Radhik                  | 2013                         | IEEE                                                             | 8-bit Vedic multiplier compared with conventional multiplier like conventional vedic multiplier, array multiplier, Braun multiplier, modified booth multiplier and Wallace tree multiplier.     | Achieved an improvement in the reduction of delay with 45% when compared to array multiplier, booth multiplier and conventional Vedic multiplier implementation on FPGA. | Conventional Vedic<br>multiplier has more<br>propagation delay than<br>Vedic multiplier using<br>barrel shifter.                                                   |
| 2.         | Modified High<br>Speed 32-bit<br>Vedic Multiplier<br>Design and<br>Implementation | M.Bala<br>Murugesh,<br>S.Nagaraj,<br>J.Jayasree,<br>G.Vijay<br>Kumar<br>Reddy | 2020                         | EEE                                                              | First, a 4-bit Vedic multiplier is designed and in the same manner the size of Vedic multiplier is increased up to 32-bit i.e., 8-bit, 16-bit, and then 32-bit using RCA and then by using CSA. | The paper proposed that when it comes to the terms of time delay then the proposed system is more efficient than existing multipliers.                                   | Drawbacks (propagation delay) due to RSA can be eradicated by using adders of different architectures can be used like Carry Save Adder to make the design faster. |
| 3.         | Design and FPGA Implementation of High Speed Vedic Multiplier                     | Sudeep.M.<br>C, Sharath<br>Bimba.M,<br>Mahendra<br>Vucha.                     | 2014                         | Internatio<br>nal<br>Journal of<br>Computer<br>Applicati<br>ons. | 8 bit multiplier using 2 and 4 bit multiplier. The major change adopted here in the architecture is that they have used Kogge stone algorithm to add partial product.                           | the proposed technique of multiplication using Urdhva Tiragbyam algorithm and Kogge Stone algorithm causes less latency when compared to available techniques.           | Higher speeds can be achieved by making use of pipelining and parallel processing techniques.                                                                      |

| Sr.<br>No. | Title of<br>Technical paper                                                                            | Name of<br>Author                                        | Year<br>of<br>public-<br>cation | Name of<br>Journal                                              | Methodology                                                                                                                                                                                | Results                                                                                                                                | Drawbacks/<br>limitations                                                                                                                                             |
|------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.         | Performance<br>comparison of<br>conventional<br>multiplier and<br>Vedic Multiplier<br>Using Simulator. | Dr. G.S.<br>Sunitha,<br>Rakesh<br>H.M                    | 2018                            | International Journal of Engineering and Manufacturing Science. | The proposed Vedic multiplier is compared with existing conventional multipliers like Booth and Baugh woolly which are coded in Verilog and simulation is done in Xilinx.                  | The performance<br>metrics of<br>multipliers such as<br>area and delay are<br>determined and<br>compared.                              | Vedic multiplier shows improved performance but the area occupied by Baugh Wooley Multiplier is 3% lesser than Vedic multiplier and 16% lesser than Booth Multiplier. |
| 5.         | Design and Implementation of 64 Bit Multiplier using Vedic Algorithm                                   | Amish Jais,<br>Prasanna<br>Palsodkar                     | 2016                            | IEEE                                                            | Highly efficient 64 bit<br>multiplier for the mantissa<br>calculation using rule or<br>sutra of Vedic mathematics<br>called Urdhva Tiryagbhyam<br>Sutra.                                   | The proposed multiplier has a better delay than previously designed multiplier of a same bit number.                                   | 64 x 64 Vedic multiplier using 2,4,8,16,32 bit multiplier has larger delay than 64 x 64 bit multiplier using 8,18,32 bit multiplier.                                  |
| 6.         | Design and Implementation of 32bit Complex Multiplier using Vedic Algorithm                            | Ankush<br>Nikam,<br>Swati<br>Salunke,<br>Sweta<br>Bhurse | 2015                            | IJERT                                                           | Design of 32 bit Multiplier using the Indian Vedic Mathematics. Also presents comparison of 8bit, 16bit, 32 bit complex multiplier on various performance parameters like power and delay. | The 32 x 32 bit multiplier using Vedic algorithm is implemented using VHDL and Verilog and functionally verified using Xilinx ISE 14.2 | As the number of bits increased, the hardware for the multiplier design increases as well.                                                                            |

# Comparison/competition in the market & Research Gap

#### Comparison in the market:

Vedic multiplier using Urdhva Tiryagbyam sutra shows improved performance in terms of delay and area utilization when compared to many conventional multipliers like Booth Multiplier, Baugh Wooley Multiplier, Wallace Multiplier, Array multiplier etc. Hence, the cost of production as well as hardware for the multiplier reduces significantly.

#### Research Gap:

Many papers have proposed the design and analyzed 8 x 8 Vedic, 16 x 16 Vedic, 32 x 32 Vedic and 64 x 64 Vedic multiplier but only the implementation of 8 x 8 Vedic Multiplier has been done by few authors because of some limitations. Limitations are implementation of hardware for higher bits is difficult of FPGA boards. Also as the bits of the multiplier increases the area occupied on chip for implementation of the Vedic Multiplier increases.

# **Proposed Solution**

- The project "16 x 16 Vedic Multiplier" will be implemented using Urdhva -Tiryagbhyam Veda.
- The 16 x 16 Vedic Multiplier will require the following modules:
  - i. 8 x 8 Vedic multiplier.
  - ii. 4 x 4 Vedic multiplier.
  - iii. 2 x 2 Vedic multiplier.
  - iv. n-bit Adders.
- The analysis for gate delay, computation time, look up tables, slices, total delay, no. of bounded IOB's, etc will be performed for the described multiplier.

### Tools and FPGA used

#### 1. FPGA board: EDGE Spartan 7 FPGA Development Board

- ➤ EDGE Spartan 7 FPGA Development board is the low cost and feature rich FPGA kit which is upgraded from EDGE Spartan 6 kit.
- ➤ Its features includes FPGA, SPI FLASH, Wi-Fi, Bluetooth, ADC, DAC, LCD, 7 segment, VGA, PS2, Stereo Jack, buzzer, Push Button, Slide Switch, LED, Temperature Sensor, LDR and UART. The Board also provides additional interface like CMOS Camera and TFT Display at the expansion connectors.

#### Board Features:

Xilinx XC7S15 FTGB196-1 Spartan-7 FPGA IC, 8MB SPI FLASH Memory, On-Board USB JTAG Programmer, USB to UART Interface ,WIFI Interface, Low Power Bluetooth Interface, 12 bit VGA Interface, 8 Channel SPI ADC, Temperature Sensor, LDR Interface, SPI DAC, 2×16 LCD Display, 4 Digit Seven Segment Display, 5v Buzzer, PS2 compatible USB interface.



Fig no.14 EDGE Spartan 7 FPGA Board

2. Simulation Tool: Vivado 2019.1 HLx Edition

# Algorithm for 2 x 2 Vedic Multiplier

| х         | 1 0<br>1 0     |            |
|-----------|----------------|------------|
| 1<br>x 1  | 1 0<br>  x 1 0 | 0<br>  x 0 |
| 1         | 0 + 0 = 0      | 0          |
| carry = 0 | carry = 0      | carry = 0  |
| STEP 3    | STEP 2         | STEP 1     |
| 14.15     | 2 5<br>2 5     |            |
| 10.700    | 2 5<br>x 2 5   | 5<br>  x 5 |
| 4+2 = 6   | 10+10+2 = 2    | 5          |
| carry = 0 | carry = 2      | carry = 2  |
| STEP 3    | STEP 2         | STEP 1     |

Fig no.1 2 x 2 Vedic Multiplication (Algorithm)



Fig no. 2 2 x 2 Vedic Multiplier Circuit Diagram

### 4 x 4 and 8 x 8 Vedic Multiplier



Fig no.3 Algorithm of 4 x 4 Vedic Multiplier



Fig no.4 Block Diagram of 4 x 4 Vedic Multiplier



Fig no.5 Algorithm of 8 x 8 Vedic Multiplier



Fig no.6 Block Diagram of 8 x 8 Vedic Multiplier

# 16 x 16 Vedic Multiplier



Fig no.7 Block Diagram of 16 x 16 Vedic Multiplier

### **Software Implementation**



Fig no.8 RTL Schematic of 16-bit Vedic Multiplier



Fig no.9 Technology Schematic of 16-bit Vedic Multiplier

# **Software Implementation**



Fig no.10 Simulation results of 16-bit Vedic Multiplier



Fig no.11 Simulation results of 8-bit Vedic Multiplier

# **Hardware Implementation**



00000101 00000101

Fig no.12 Implementation of 5 x 5 multiplication for 8-bit VM



Fig no.13 Implementation of 4 x 3 multiplication for 8-bit VM

# **Comparison Table**

• Comparison of 8-bit Vedic Multiplier, Wallace Tree Multiplier and Array Multiplier.

| Device Used - 6slx9tqg144-2 |                   |               |                          |  |
|-----------------------------|-------------------|---------------|--------------------------|--|
| Multipliers                 | Path<br>delay(ns) | Slice<br>LUTs | On-chip<br>Power<br>(mW) |  |
| Vedic Multiplier            | 17.154            | 91            | 50.84                    |  |
| Wallace Multiplier          | 23.545            | 93            | 54.55                    |  |
| Array Multiplier            | 28.870            | 84            | 65.41                    |  |

Table 1: Comparison Table of 8-bit Vedic Multiplier, Wallace Tree Multiplier and Array Multiplier.

### **Time Chart**



### **Conclusion**

- 8-bit Vedic Multiplier was implemented on EDGE Spartan 7 FPGA board simulated on Vivado HIx and Xilinx ISE.
- Vedic Multiplier has less propagation delay which is directly proportional to a greater speed than the Wallace Tree and the Array multipliers.
- Vedic Multiplier can be used in cases where speed and power consumption are both important factors.

#### Future Scope

- Implementation of the complete ALU is possible using Vedic Multiplier Methods.
- Using DSP and ADSP processors, various transforms like FFTs and the IFFTs can be calculated.

### References

- 1. U. C. S. Pavan Kumar, A. Saiprasad Goud and A. Radhika, "FPGA implementation of high speed 8-bit Vedic multiplier using barrel shifter," 2013 International Conference on Energy Efficient Technologies for Sustainability, 2013, pp. 14-17, doi: 10.1109/ICEETS.2013.6533349.
- 2. M. B. Murugesh, S. Nagaraj, J. Jayasree and G. V. K. Reddy, "Modified High Speed 32-bit Vedic Multiplier Design and Implementation," 2020 International Conference on Electronics and Sustainable Communication Systems (ICESC), 2020, pp. 929-932, doi: 10.1109/ICESC48915.2020.9155882.
- 3. M.C, Sudeep & Bimba, Sharath & Vucha, Mahendra. (2014). Article: Design and FPGA Implementation of High Speed Vedic Multiplier. International Journal of Computer Applications. 90. 6-9. 10.5120/15802-4641.
- 4. Dr. G.S. Sunitha, Rakesh H.M, "Performance comparison of conventional multiplier and Vedic Multiplier Using Simulator.", International Journal of Engineering and Manufacturing Science, © Research India Publications, ISSN 2249-3115 Volume 8, Number 1 (2018) pp. 95-103.
- 5. A. Jais and P. Palsodkar, "Design and implementation of 64 bit multiplier using vedic algorithm," 2016 International Conference on Communication and Signal Processing (ICCSP), 2016, pp. 0775-0779, doi: 10.1109/ICCSP.2016.7754250.
- Ankush Nikam, Swati Salunke, Sweta Bhurse, 2015, Design and Implementation of 32bit Complex Multiplier using Vedic Algorithm, INTERNATIONAL JOURNAL OF ENGINEERING RESEARCH & TECHNOLOGY (IJERT) Volume 04, Issue 03 (March 2015).

### References

- 7. A. Kant and S. Sharma, "Applications of vedic multiplier designs A review," 2015 4th International Conference on Reliability, Infocom Technologies and Optimization (ICRITO) (Trends and Future Directions), 2015, pp. 1-6, doi: 10.1109/ICRITO.2015.7359309.
- 8. Yogendri and A. K. Gupta, "Design of high performance 8-bit Vedic multiplier," 2016 International Conference on Advances in Computing, Communication, & Automation (ICACCA) (Spring), 2016, pp. 1-6, doi: 10.1109/ICACCA.2016.7578854.
- 9. FPGA programming how it works and where it can be used, <a href="https://codilime.com/blog/FPGA-programming-how-it-works-and-where-it-can-be-used/">https://codilime.com/blog/FPGA-programming-how-it-works-and-where-it-can-be-used/</a>, 30 April 2021, Assessed on: 12 January 2022.
- 10. Verilog for beginners, https://www.chipverify.com/verilog/verilog-tutorial, Assessed on: 12 January 2022.